XC2S50-5PQ208C Tech Specifications

Category Embedded - FPGAs (Field Programmable Gate Array)
Manufacturer Xilinx
Factory Lead Time 10 Weeks
Mount Surface Mount
Mounting Type Surface Mount
Package / Case 208-BFQFP
Number of Pins 208Pins
Number of I/Os 140I/Os
Operating Temperature 0°C~85°C TJ
Packaging Tray
Series Spartan®-II
Published 1999
JESD-609 Code e0
Pbfree Code no
Part Status Active
Moisture Sensitivity Level (MSL) 3 (168 Hours)
Number of Terminations 208Terminations
ECCN Code EAR99
Voltage - Supply 2.375V~2.625V
Terminal Position QUAD
Terminal Form GULL WING
Peak Reflow Temperature (Cel) 225
Supply Voltage 2.5V
Time@Peak Reflow Temperature-Max (s) 30
Base Part Number XC2S50
Pin Count 208
Number of Outputs 140Outputs
Qualification Status Not Qualified
Operating Supply Voltage 2.5V
RAM Size 4kB
Clock Frequency 263MHz
Programmable Logic Type FIELD PROGRAMMABLE GATE ARRAY
Number of Logic Elements/Cells 1728Logic Elements/Cells
Total RAM Bits 32768
Number of Gates 50000Gates
Number of LABs/CLBs 384LABs/CLBs
Speed Grade 5
Combinatorial Delay of a CLB-Max 0.7 ns
Number of CLBs 384CLBs
Length 28mm
Height Seated (Max) 4.1mm
Width 28mm
RoHS Status Non-RoHS Compliant
Lead Free Contains Lead
Select at least one checkbox above to show similar products in this category.
View Similar

XC2S50-5PQ208C Documents

Download datasheets and manufacturer documentation for   XC2S50-5PQ208C

XC2S50-5PQ208C brand manufacturers: Xilinx Inc., Elecinsight stock, XC2S50-5PQ208C reference price.Xilinx Inc.. XC2S50-5PQ208C parameters, XC2S50-5PQ208C Datasheet PDF and pin diagram description download.You can use the XC2S50-5PQ208C Embedded - FPGAs (Field Programmable Gate Array), DSP Datesheet PDF, find XC2S50-5PQ208C pin diagram and circuit diagram and usage method of function,XC2S50-5PQ208C electronics tutorials.You can download from the Elecinsight.